[1] 赵阳,封志明,黄学军. 电磁兼容测试方法与工程应用[M]. 北京:电子工业出版社,2010:1-12.
ZHAO Y,FENG Z M,HUANG X J. EMC test methods and engineering applications[M]. Beijing:Publishing House of Electronics Industry,2010:1-12. (in Chinese)
[2] 赵阳,SEE K Y. 电磁兼容基础与应用[M]. 北京:机械工业出版社,2006:1-20.
ZHAO Y,SEE K Y. Fundamental of electromagnetic compatibility and application[M]. Beijing:China Machine Press,2006:1-20. (in Chinese)
[3] WANG K,POMMERENKE D,CHUNDRU R,et al. Numerical modeling of electrostatic discharge generators[J]. IEEE transactions on electromagnetic compatibility,2003,45(2):258-271.
[4] TAKADA T,SEKINE T,ASAI H. Efficient circuit/electromagnetic hybrid simulation for the electrostatic discharge events[C]. Melbource,Engineers Australia,2013:146.
[5] SEKINE T,ASAI H,LEE J S. Unified circuit modeling technique for the simulation of electrostatic discharge(ESD)injected by an ESD generator[C]. Pittsburgh,IEEE,2012:340-345.
[6] TAKADA T,SEKINE T,ASAI H. Circuit/electromagnetic hybrid simulation of electrostatic discharge in contact discharge mode[C]. Rome,IEEE,2012:1-6.
[7] YOSHIDA T,MASUI N. A study on system-level ESD stress simulation using circuit simulator[C]. Melbource,Engineers Australia,2013:224.
[8] CANIGGIA S,MARADEI F. Circuit and numerical modeling of electrostatic discharge generators[J]. IEEE transactions on industry applications,2006,42(6):1 350-1 357.
[9] KER M D,LIAO C S,YEN C C. Transient detection circuit for system-level ESD protection and its on-board behavior with EMI/EMC filters[C]. Oaks,IEEE,2008.
[10] KER M D. Whole-chip ESD protection design with efficient VDD-to-VSS ESD clamp circuits for submicron CMOS VLSI[J]. IEEE transactions on electron devices,1999,46(1):173-183.
[11] LIN C Y,CHU L W,TSAI S Y,et al. Design of compact ESD protection circuit for V-band RF applications in a 65-nm CMOS technology[J]. IEEE transactions on device and materials reliability,2012,12(3):554-561.
[12] KER M D,KUO B J. ESD protection design for broadband RF circuits with decreasing-size distributed protection scheme[C]. California,IEEE,2004.
[13] KER M D,LIN C Y,HSIAO Y W. Overview on ESD protection designs of low-parasitic capacitance for RF ICs in CMOS technologies[J]. IEEE transactions on device and materials reliability,2011,11(2):207-218.
[14] HYVONEN S,JOSHI S,ROSENBAUM E. Comprehensive ESD protection for RF inputs[J]. Microelectronics reliability,2005,45(2):245-254.
[15] WONG S,HU C,CHAN S.SPICE macro model for the simulation of zener diode current-voltage characteristics[J]. IEEE circuits and devices magazine,1991,7(4):9-12.
[16] BLEY M,FILHO M,RAIZER A. Modeling transient discharge suppressors[J]. IEEE potentials,2004,23(3):43-45.
[17] LOU L F,DUVVURY C,JAHANZEB A,et al. SPICE simulation methodology for system level ESD design[C]. Nevada:IEEE,2010:1-10.
[18] 罗广孝,崔翔. TVS静电抑制器等效电路参数估算及应用[J]. 中国电机工程学报,2013,33(16):204-211.
LUO G X,CUI X. Equivalent circuit parameter estimation and application of TVS electrostatic discharge suppressor[J]. Proceedings of the CSEE,2013,33(16):204-211. (in Chinese)
[19] 赵阳,罗永超. 高频电路辐射干扰快速分析与预估方法[J].电波科学学报,2010,25(3):6-13
ZHAO Y,LUO Y C. Rapid analysis and prediction method of radiation interference of high frequency circuit[J]. Chinese journal of radio science,2010,25(3):6-13. (in Chinese)
[20] 赵阳,颜伟,赵波. 电路辐射干扰机理诊断与特性估计方法研究[J]. 电工技术学报,2010,25(10):6-13.
ZHAO Y,YAN W,ZHAO B. EMI radiated noise diagnosis and estimation for HF circuits[J]. Transactions of China electrotechnical society,2010,25(10):6-13. (in Chinese)
[21] 赵阳,戎融,张宇环. 提高GTEM小室测量EMI噪声精度的研究[J]. 中国电机工程学报,2012,32(27):169-176.
ZHAO Y,RONG R,ZHANG Y H. Accuracy improvement of GTEM cells for EMI noise measurement[J]. Proceedings of the CSEE,2012,32(27):169-176. (in Chinese)