[1] HUANG J B,WANG G W. ESD protection design for advanced CMOS[C]//Conference on Advances in Microelectronic Device Technology. Nanjing,2001:4600.
[2]王广辉. 中国智能用电的实践与未来展望[J]. 中国电力,2012,45(1):1-5.
WANG G H. Practice and prospect of China intelligent power utilization[J]. Electical power,2012,45(1):1-5.(in Chinese)
[3]张钦,王锡凡,付敏,等. 需求响应视角下的智能电网[J]. 电力系统自动化,2009,33(17):49-55.
ZHANG Q,WANG X F,FU M,et al. Smart grid form the perspective of demand response[J]. Automation of electric power systems,2009,33(17):49-55.(in Chinese)
[4]袁琰红,陈 力,王英杰,等. 基于ESD的芯片失效分析[J]. 半导体光电,2012,33(3):397-400.
YUAN Y H,CHENG L,WANG Y J,et al. Failure analysis on IC chips based on ESD[J]. Semiconductor optoelectronics,2012,33(3):397-400.(in Chinese)
[5]戴俊夫,严明. 电子元器件失效分析技术及方法[J]. 微处理机,2015,37(4):1-3,7.
DAI J F,YAN M. Failure analysis of electronic components[J]. Microprocessor,2015,37(4):1-3,7.(in Chinese)
[6]黄龙,刘迪,陆坚,等. SOI电路可靠性筛选技术及失效机理研究[J]. 电子与封装,2013,13(12):30-34.
HUANG L,LIU D,LU J,et al. Study on reliability screening technology and failure mechanism of SOI circuits[J]. Electronics & packaging,2013,13(12):30-34.(in Chinese)
[7]MING D K,CHE H C,WEN Y L. Layout design on multi-finger MOSFET for on-chip ESD protection circuits in a 0.18-μm salicided CMOS process[J]. 8th IEEE International Conference on Electronics,Circuits and Systems. Malta,2001:361-364.
[8]张冰,柴常春,杨银堂,等. 一种新型结构栅耦合ggNMOS ESD保护电路研究[J]. 电路与系统学报,2011,16(5):84-89.
ZHANG B,CHAI C C,YANG Y T,et al. Study on a new structure gc-ggNMOS ESD protection circuit[J]. Journal of circuits and systems,2011,16(5):84-89.(in Chinese)