[1]周百新,王思聪.开关磁阻电动机测速电路的VHDL数字化设计[J].南京师范大学学报(工程技术版),2003,03(02):046-49.
 Zhou Baixin,Wang Sicong.VHDL Digital Design of SRD Speed-measuring Circuit[J].Journal of Nanjing Normal University(Engineering and Technology),2003,03(02):046-49.
点击复制

开关磁阻电动机测速电路的VHDL数字化设计
分享到:

南京师范大学学报(工程技术版)[ISSN:1006-6977/CN:61-1281/TN]

卷:
03卷
期数:
2003年02期
页码:
046-49
栏目:
出版日期:
2003-06-30

文章信息/Info

Title:
VHDL Digital Design of SRD Speed-measuring Circuit
作者:
周百新王思聪
南京师范大学电气与电子工程学院, 210042, 南京
Author(s):
Zhou Baixin Wang Sicong
College of Electrical and Electronic Engineering,Nanjing Normal University, 210042, Nanjing, PRC
关键词:
SRD 数字化设计 测速 VHDL
Keywords:
SRD digital design speed-measuring VHDL
分类号:
TM921.5
摘要:
利用数字电路完成对SRD测速电路的设计 ,并用VHDL语言进行描述 .经过功能仿真 ,下载到一片FPGA上制成单片数字化测速电路 ,并在全数字化的SRD系统中使用了该专用测速芯片 .其测速精度优良 ,测速速度优于单片机测速方法 .
Abstract:
The SRD speed-measuring circuit was designed by digital circuit. VHDL was used to design this circuit. It was downloaded to a FPGA chip after function simulation, for building single- piece digital speed-measuring circuit. The chip was used in a all digitialized small SRD system and it was found that the precision was high and the speed was much faster than those of single chip computer.

参考文献/References:

[ 1] 王宏华. 开关磁阻电动机比例因子自调整模糊控制器设计[ J] . 电气传动, 2001, ( 2) : 17~ 19.
[ 2] Kevin Skahill. 可编程逻辑系统的VHDL 设计技术[M] . 朱明程, 孙普, 译. 南京: 东南大学出版社, 1998.
[ 3] 王思聪, 周百新. 基于CPLD 的开关磁阻电动机控制电路设计[ J] . 电气自动化, 2001, ( 3) : 11~ 12.

相似文献/References:

[1]郭爱琴,周百新.用VHDL设计的SRD模糊控制器[J].南京师范大学学报(工程技术版),2004,04(01):038.
 Guo Aiqin,Zhou Baixin.Design of Fuzzy Controller for SRD Based on VHDL[J].Journal of Nanjing Normal University(Engineering and Technology),2004,04(02):038.

备注/Memo

备注/Memo:
作者简介: 周百新, 女, 1959- , 南京师范大学电气与电子工程学院副教授, 主要从事电子技术、PLD 器件应用、VHDL 设计等的教学和研究.
更新日期/Last Update: 2013-04-29