参考文献/References:
[ 1] Goldman D, Degregorio K, Kim C S, et al . 0. 15Lm SOI DRAM technology incorporating sub-volt dynamic threshold devices for embedded mixed- signal & RF circuits[ A] . IEEE SOI Cnoference, 2001. 97~ 98.
[ 2] Parke S A, Hu C, Ko P K. Bipolar-FET hybrid-mode operation of quarter-micrometer SOI MOSFET[ J] . IEEE EDL, 1993, 14( 5) :234~ 236.
[ 3] Assaderaghi F, Sinitsky D, Parke S, et al . A dynamic threshold Voltage MOSFET ( DTMOS) for ultra- low voltage operation[ A] .International Electron Devices Meeting , 1994. 809~ 812.
[ 4] Assaderaghi F, Sinitsky D, Parke S A, et al . Dynamic threshold- voltage MOSFET ( DTMOS) for ultra- low voltage VLSI[ J] . IEEE TED, 1997, 44( 3) : 414~ 422.
[ 5] Tanaka T, Momiyama Y, Sugii T. Fmax enhancement of dynamic threshold- voltage MOSFET ( DTMOS) under ultra- low supply volt-age[ A] . International Electron Devices Meeting , 1997. 423~ 426.
[ 6] Ferle-t Cavrois V, Bracale A, Fel N, et al . High frequency characterization of SOI dynamic throshold voltageMOS ( DTMOS) transistors[A] . IEEE SOI Conference, 1999. 24~ 25.
[ 7] Momiyama Y, HiroseT, KurataH, et al. A 140 GHz f t and 60 GHz f max DTMOS integrated with high- performance SOI logic technology[A] . International Electron DevicesMeeting, 2003. 451~ 454.
[ 8] Yagishita A, Saito T, Inumiya S, et al. Dynamic threshold voltage damascene metal gate MOSFET( DT-DMG-MOS) with low threshold voltage, high drive current, and uniform electrical characteristics[ A] . International Electron Device Meeting, 2000. 663~ 666.
相似文献/References:
[1]Burke F,Rambhatla A,Zahurak J,等.基于0.15微米SOI嵌入式DRAM技术的动态钳制电位DTMOS器件源极与漏极的优化设计(英文)[J].南京师范大学学报(工程技术版),2003,03(04):063.
Burke F,Rambhatla A,Zahurak J,et al.Source/Drain Optimization of the Dynamic-Threshold DTMOS Device in a 0.15μm SOI Embedded DRAM Technology[J].Journal of Nanjing Normal University(Engineering and Technology),2003,03(04):063.